About the job
At d-Matrix, we are dedicated to unlocking the full potential of generative AI to drive technological transformation. Our team stands at the cutting edge of software and hardware innovation, continually pushing the limits of what is achievable. We foster a culture of respect and collaboration.
We value humility and advocate for open communication. Our inclusive team embraces diverse perspectives, leading to superior solutions. We are looking for passionate individuals who thrive on challenges and are committed to execution. Are you ready to discover your playground? Together, we can shape the limitless possibilities of AI.
Location:
This position is hybrid, requiring you to work onsite at our Santa Clara office for 3 days a week. The internship runs for 12 weeks, either from June 1st to August 21st or from June 22nd to September 11th.
Job Title: HW Design Verification Intern
What You Will Do
You will collaborate with a team to develop state-of-the-art LLM inference SoCs, gaining valuable hands-on experience with modern computing units, crossbars, chiplet interconnects, and high-performance memory interfaces.
In this role, you will:
Contribute to the functional verification of complex hardware blocks using UVM-based methodologies,
Enhance bug detection through formal verification techniques utilizing SystemVerilog Assertions (SVA),
Develop and maintain tools to boost simulation efficiency and verification productivity, and
Investigate how emerging AI-assisted workflows can strengthen DV methodologies.
What You Will Bring
Currently pursuing a Master’s or PhD in Electrical and Computer Engineering or a related field.
Relevant coursework in Computer Architecture, Verilog, and/or FPGA development.
Proficiency in SystemVerilog programming (required).
Familiarity with SystemVerilog Assertions (SVA) is preferred but not mandatory.
Current knowledge of AI SoC and/or LLM inference architectures is a plus.
Strong verbal and written communication skills.
