Tenstorrent logoTenstorrent logo

Staff Design for Test Engineer

TenstorrentAustin, Texas, United States; Santa Clara, California, United States
Hybrid Full-time

Clicking Apply Now takes you to AutoApply where you can tailor your resume and apply.


Experience Level

Experience

Qualifications

Responsibilities:Integrate DFT features into RTL using Verilog. Comprehend DFT architectures and micro-architectures. Conduct ATPG and test coverage analysis utilizing industry-standard tools. Implement JTAG, Scan Compression, and ASST. Perform gate-level simulations with Synopsys VCS and Verdi. Assist with silicon bring-up and debugging. Plan, implement, and verify MBIST. Support Test Engineering in planning, patterns, and debugging. Develop efficient DFx methodologies compatible with front-end and physical design flows. Experience & Qualifications:BS/MS/PhD in Electrical Engineering, Electrical and Computer Engineering, Computer Engineering, or Computer Science with a minimum of 5 years of industry experience in advanced DFx techniques. Experience with DFx implementation in FinFET technologies. Familiarity with industry-standard ATPG and DFx insertion CAD tools. Knowledge of SystemVerilog and UVM. Proficient in RTL coding for DFx logic, including lock-up latches, clock gates, and scan logic.

About the job

Join Tenstorrent, a pioneer in advanced AI technology, where we are reshaping performance standards, user experience, and cost effectiveness in computing. As AI transforms the technological landscape, we are committed to integrating innovations across software models, compilers, platforms, networking, and semiconductors. Our talented team has built a high-performance RISC-V CPU from the ground up, driven by a collective enthusiasm for AI and an unwavering commitment to create the premier AI platform. We cherish collaboration, curiosity, and a shared mission to tackle challenging problems. We are expanding our team and invite applicants of all experience levels.

The Staff Design for Test (DFT) Engineer will play a crucial role in developing high-performance designs for leading AI/ML architectures. This position involves comprehensive engagement in all aspects of implementation, from RTL to tapeout for various IP components on the chip. Key challenges include minimizing testing costs while achieving high coverage and facilitating debug and yield learning with minimal design interference. You will collaborate with a team of seasoned engineers across multiple ASIC domains.

This position is hybrid, based in either Santa Clara, CA or Austin, TX.

We encourage candidates with diverse experience levels to apply. During the interview process, candidates will be evaluated for the appropriate level, and compensation offers will be aligned accordingly.

About Tenstorrent

Tenstorrent is at the forefront of AI technology, committed to pushing the boundaries of performance, usability, and affordability in computing. Our innovative team is dedicated to developing state-of-the-art solutions that integrate advancements across various domains, ensuring our position as leaders in the AI landscape.

Similar jobs

Browse all companies, explore by city & role, or SEO search pages. View directory listings: all jobs, search results, location & role pages.

Tailoring 0 resumes

We'll move completed jobs to Ready to Apply automatically.